
/*******************************************************************
*
* CAUTION: This file is automatically generated by libgen.
* Version: Xilinx EDK 13.4 EDK_O.87xd
* DO NOT EDIT.
*
* Copyright (c) 1995-2011 Xilinx, Inc.  All rights reserved.

* 
* Description: Driver parameters
*
*******************************************************************/

#define STDIN_BASEADDRESS 0x84000000
#define STDOUT_BASEADDRESS 0x84000000

/******************************************************************/

/* Definitions for driver MPMC */
#define XPAR_XMPMC_NUM_INSTANCES 1

/* Definitions for peripheral DDR2_SDRAM */
#define XPAR_DDR2_SDRAM_DEVICE_ID 0
#define XPAR_DDR2_SDRAM_MPMC_CTRL_BASEADDR 0xFFFFFFFF
#define XPAR_DDR2_SDRAM_INCLUDE_ECC_SUPPORT 0
#define XPAR_DDR2_SDRAM_USE_STATIC_PHY 0
#define XPAR_DDR2_SDRAM_PM_ENABLE 0
#define XPAR_DDR2_SDRAM_NUM_PORTS 8
#define XPAR_DDR2_SDRAM_MEM_DATA_WIDTH 64
#define XPAR_DDR2_SDRAM_MEM_PART_NUM_BANK_BITS 2
#define XPAR_DDR2_SDRAM_MEM_PART_NUM_ROW_BITS 13
#define XPAR_DDR2_SDRAM_MEM_PART_NUM_COL_BITS 10
#define XPAR_DDR2_SDRAM_MEM_TYPE DDR2
#define XPAR_DDR2_SDRAM_ECC_SEC_THRESHOLD 1
#define XPAR_DDR2_SDRAM_ECC_DEC_THRESHOLD 1
#define XPAR_DDR2_SDRAM_ECC_PEC_THRESHOLD 1
#define XPAR_DDR2_SDRAM_MEM_DQS_WIDTH 8
#define XPAR_DDR2_SDRAM_MPMC_CLK0_PERIOD_PS 6000


/******************************************************************/


/* Definitions for peripheral DDR2_SDRAM */
#define XPAR_DDR2_SDRAM_MPMC_BASEADDR 0x90000000
#define XPAR_DDR2_SDRAM_MPMC_HIGHADDR 0x9FFFFFFF
#define XPAR_DDR2_SDRAM_BASEADDR_CTRL0 0x000
#define XPAR_DDR2_SDRAM_HIGHADDR_CTRL0 0x00e
#define XPAR_DDR2_SDRAM_BASEADDR_CTRL2 0x01a
#define XPAR_DDR2_SDRAM_HIGHADDR_CTRL2 0x028
#define XPAR_DDR2_SDRAM_BASEADDR_CTRL3 0x029
#define XPAR_DDR2_SDRAM_HIGHADDR_CTRL3 0x033
#define XPAR_DDR2_SDRAM_BASEADDR_CTRL4 0x034
#define XPAR_DDR2_SDRAM_HIGHADDR_CTRL4 0x042
#define XPAR_DDR2_SDRAM_BASEADDR_CTRL5 0x043
#define XPAR_DDR2_SDRAM_HIGHADDR_CTRL5 0x04d
#define XPAR_DDR2_SDRAM_BASEADDR_CTRL6 0x04e
#define XPAR_DDR2_SDRAM_HIGHADDR_CTRL6 0x05c
#define XPAR_DDR2_SDRAM_BASEADDR_CTRL7 0x05d
#define XPAR_DDR2_SDRAM_HIGHADDR_CTRL7 0x067
#define XPAR_DDR2_SDRAM_BASEADDR_CTRL8 0x068
#define XPAR_DDR2_SDRAM_HIGHADDR_CTRL8 0x078
#define XPAR_DDR2_SDRAM_BASEADDR_CTRL9 0x079
#define XPAR_DDR2_SDRAM_HIGHADDR_CTRL9 0x083
#define XPAR_DDR2_SDRAM_BASEADDR_CTRL10 0x084
#define XPAR_DDR2_SDRAM_HIGHADDR_CTRL10 0x098
#define XPAR_DDR2_SDRAM_BASEADDR_CTRL11 0x099
#define XPAR_DDR2_SDRAM_HIGHADDR_CTRL11 0x0a7
#define XPAR_DDR2_SDRAM_BASEADDR_CTRL12 0x0a8
#define XPAR_DDR2_SDRAM_HIGHADDR_CTRL12 0x0bc
#define XPAR_DDR2_SDRAM_BASEADDR_CTRL13 0x0bd
#define XPAR_DDR2_SDRAM_HIGHADDR_CTRL13 0x0cb
#define XPAR_DDR2_SDRAM_BASEADDR_CTRL14 0x0cc
#define XPAR_DDR2_SDRAM_HIGHADDR_CTRL14 0x0e1
#define XPAR_DDR2_SDRAM_BASEADDR_CTRL15 0x0e2
#define XPAR_DDR2_SDRAM_HIGHADDR_CTRL15 0x0e3
#define XPAR_DDR2_SDRAM_BASEADDR_CTRL16 0x0d9
#define XPAR_DDR2_SDRAM_HIGHADDR_CTRL16 0x0da


/******************************************************************/

/* Canonical definitions for peripheral DDR2_SDRAM */
#define XPAR_MPMC_0_DEVICE_ID XPAR_DDR2_SDRAM_DEVICE_ID
#define XPAR_MPMC_0_MPMC_BASEADDR 0x90000000
#define XPAR_MPMC_0_MPMC_HIGHADDR 0x9FFFFFFF
#define XPAR_MPMC_0_MPMC_CTRL_BASEADDR 0xFFFFFFFF
#define XPAR_MPMC_0_INCLUDE_ECC_SUPPORT 0
#define XPAR_MPMC_0_USE_STATIC_PHY 0
#define XPAR_MPMC_0_PM_ENABLE 0
#define XPAR_MPMC_0_NUM_PORTS 8
#define XPAR_MPMC_0_MEM_DATA_WIDTH 64
#define XPAR_MPMC_0_MEM_PART_NUM_BANK_BITS 2
#define XPAR_MPMC_0_MEM_PART_NUM_ROW_BITS 13
#define XPAR_MPMC_0_MEM_PART_NUM_COL_BITS 10
#define XPAR_MPMC_0_MEM_TYPE DDR2
#define XPAR_MPMC_0_ECC_SEC_THRESHOLD 1
#define XPAR_MPMC_0_ECC_DEC_THRESHOLD 1
#define XPAR_MPMC_0_ECC_PEC_THRESHOLD 1
#define XPAR_MPMC_0_MEM_DQS_WIDTH 8
#define XPAR_MPMC_0_MPMC_CLK0_PERIOD_PS 6000


/******************************************************************/

/* Definitions for driver UARTLITE */
#define XPAR_XUARTLITE_NUM_INSTANCES 2

/* Definitions for peripheral RS232_UART_1 */
#define XPAR_RS232_UART_1_BASEADDR 0x84000000
#define XPAR_RS232_UART_1_HIGHADDR 0x8400FFFF
#define XPAR_RS232_UART_1_DEVICE_ID 0
#define XPAR_RS232_UART_1_BAUDRATE 9600
#define XPAR_RS232_UART_1_USE_PARITY 0
#define XPAR_RS232_UART_1_ODD_PARITY 0
#define XPAR_RS232_UART_1_DATA_BITS 8


/* Definitions for peripheral SHARED_MDM */
#define XPAR_SHARED_MDM_BASEADDR 0x84400000
#define XPAR_SHARED_MDM_HIGHADDR 0x8440FFFF
#define XPAR_SHARED_MDM_DEVICE_ID 1
#define XPAR_SHARED_MDM_BAUDRATE 0
#define XPAR_SHARED_MDM_USE_PARITY 0
#define XPAR_SHARED_MDM_ODD_PARITY 0
#define XPAR_SHARED_MDM_DATA_BITS 0


/******************************************************************/

/* Canonical definitions for peripheral RS232_UART_1 */
#define XPAR_UARTLITE_0_DEVICE_ID XPAR_RS232_UART_1_DEVICE_ID
#define XPAR_UARTLITE_0_BASEADDR 0x84000000
#define XPAR_UARTLITE_0_HIGHADDR 0x8400FFFF
#define XPAR_UARTLITE_0_BAUDRATE 9600
#define XPAR_UARTLITE_0_USE_PARITY 0
#define XPAR_UARTLITE_0_ODD_PARITY 0
#define XPAR_UARTLITE_0_DATA_BITS 8
#define XPAR_UARTLITE_0_SIO_CHAN 0

/* Canonical definitions for peripheral SHARED_MDM */
#define XPAR_UARTLITE_1_DEVICE_ID XPAR_SHARED_MDM_DEVICE_ID
#define XPAR_UARTLITE_1_BASEADDR 0x84400000
#define XPAR_UARTLITE_1_HIGHADDR 0x8440FFFF
#define XPAR_UARTLITE_1_BAUDRATE 0
#define XPAR_UARTLITE_1_USE_PARITY 0
#define XPAR_UARTLITE_1_ODD_PARITY 0
#define XPAR_UARTLITE_1_DATA_BITS 0
#define XPAR_UARTLITE_1_SIO_CHAN -1


/******************************************************************/

#define XPAR_XSYSACE_MEM_WIDTH 16
/* Definitions for driver SYSACE */
#define XPAR_XSYSACE_NUM_INSTANCES 1

/* Definitions for peripheral SYSACE_COMPACTFLASH */
#define XPAR_SYSACE_COMPACTFLASH_DEVICE_ID 0
#define XPAR_SYSACE_COMPACTFLASH_BASEADDR 0x85000000
#define XPAR_SYSACE_COMPACTFLASH_HIGHADDR 0x8500FFFF
#define XPAR_SYSACE_COMPACTFLASH_MEM_WIDTH 16


/******************************************************************/

/* Canonical definitions for peripheral SYSACE_COMPACTFLASH */
#define XPAR_SYSACE_0_DEVICE_ID XPAR_SYSACE_COMPACTFLASH_DEVICE_ID
#define XPAR_SYSACE_0_BASEADDR 0x85000000
#define XPAR_SYSACE_0_HIGHADDR 0x8500FFFF
#define XPAR_SYSACE_0_MEM_WIDTH 16


/******************************************************************/

/* Definitions for driver BRAM */
#define XPAR_XBRAM_NUM_INSTANCES 2

/* Definitions for peripheral BRAM_CNTLR_2 */
#define XPAR_BRAM_CNTLR_2_DEVICE_ID 0
#define XPAR_BRAM_CNTLR_2_DATA_WIDTH 32
#define XPAR_BRAM_CNTLR_2_ECC 0
#define XPAR_BRAM_CNTLR_2_FAULT_INJECT 0
#define XPAR_BRAM_CNTLR_2_CE_FAILING_REGISTERS 0
#define XPAR_BRAM_CNTLR_2_UE_FAILING_REGISTERS 0
#define XPAR_BRAM_CNTLR_2_ECC_STATUS_REGISTERS 0
#define XPAR_BRAM_CNTLR_2_CE_COUNTER_WIDTH 0
#define XPAR_BRAM_CNTLR_2_ECC_ONOFF_REGISTER 0
#define XPAR_BRAM_CNTLR_2_ECC_ONOFF_RESET_VALUE 1
#define XPAR_BRAM_CNTLR_2_WRITE_ACCESS 2
#define XPAR_BRAM_CNTLR_2_BASEADDR 0x00000000
#define XPAR_BRAM_CNTLR_2_HIGHADDR 0x0000FFFF


/* Definitions for peripheral KERNEL_BRAM_IF_CNTLR */
#define XPAR_KERNEL_BRAM_IF_CNTLR_DEVICE_ID 1
#define XPAR_KERNEL_BRAM_IF_CNTLR_DATA_WIDTH 0
#define XPAR_KERNEL_BRAM_IF_CNTLR_ECC 0
#define XPAR_KERNEL_BRAM_IF_CNTLR_FAULT_INJECT 0
#define XPAR_KERNEL_BRAM_IF_CNTLR_CE_FAILING_REGISTERS 0
#define XPAR_KERNEL_BRAM_IF_CNTLR_UE_FAILING_REGISTERS 0
#define XPAR_KERNEL_BRAM_IF_CNTLR_ECC_STATUS_REGISTERS 0
#define XPAR_KERNEL_BRAM_IF_CNTLR_CE_COUNTER_WIDTH 0
#define XPAR_KERNEL_BRAM_IF_CNTLR_ECC_ONOFF_REGISTER 0
#define XPAR_KERNEL_BRAM_IF_CNTLR_ECC_ONOFF_RESET_VALUE 0
#define XPAR_KERNEL_BRAM_IF_CNTLR_WRITE_ACCESS 0
#define XPAR_KERNEL_BRAM_IF_CNTLR_BASEADDR 0x84410000
#define XPAR_KERNEL_BRAM_IF_CNTLR_HIGHADDR 0x84410FFF


/******************************************************************/

/* Canonical definitions for peripheral BRAM_CNTLR_2 */
#define XPAR_BRAM_0_DEVICE_ID XPAR_BRAM_CNTLR_2_DEVICE_ID
#define XPAR_BRAM_0_DATA_WIDTH 32
#define XPAR_BRAM_0_ECC 0
#define XPAR_BRAM_0_FAULT_INJECT 0
#define XPAR_BRAM_0_CE_FAILING_REGISTERS 0
#define XPAR_BRAM_0_UE_FAILING_REGISTERS 0
#define XPAR_BRAM_0_ECC_STATUS_REGISTERS 0
#define XPAR_BRAM_0_CE_COUNTER_WIDTH 0
#define XPAR_BRAM_0_ECC_ONOFF_REGISTER 0
#define XPAR_BRAM_0_ECC_ONOFF_RESET_VALUE 1
#define XPAR_BRAM_0_WRITE_ACCESS 2
#define XPAR_BRAM_0_BASEADDR 0x00000000
#define XPAR_BRAM_0_HIGHADDR 0x0000FFFF

/* Canonical definitions for peripheral KERNEL_BRAM_IF_CNTLR */
#define XPAR_BRAM_1_DEVICE_ID XPAR_KERNEL_BRAM_IF_CNTLR_DEVICE_ID
#define XPAR_BRAM_1_DATA_WIDTH 0
#define XPAR_BRAM_1_ECC 0
#define XPAR_BRAM_1_FAULT_INJECT 0
#define XPAR_BRAM_1_CE_FAILING_REGISTERS 0
#define XPAR_BRAM_1_UE_FAILING_REGISTERS 0
#define XPAR_BRAM_1_ECC_STATUS_REGISTERS 0
#define XPAR_BRAM_1_CE_COUNTER_WIDTH 0
#define XPAR_BRAM_1_ECC_ONOFF_REGISTER 0
#define XPAR_BRAM_1_ECC_ONOFF_RESET_VALUE 0
#define XPAR_BRAM_1_WRITE_ACCESS 0
#define XPAR_BRAM_1_BASEADDR 0x84410000
#define XPAR_BRAM_1_HIGHADDR 0x84410FFF


/******************************************************************/


/* Definitions for peripheral FSL_INDEX_1 */


/* Definitions for peripheral FSL_INDEX_2 */


/* Definitions for peripheral SHARED_MUTEX */


/******************************************************************/

#define XPAR_INTC_MAX_NUM_INTR_INPUTS 1
#define XPAR_XINTC_HAS_IPR 1
#define XPAR_XINTC_HAS_SIE 1
#define XPAR_XINTC_HAS_CIE 1
#define XPAR_XINTC_HAS_IVR 1
#define XPAR_XINTC_USE_DCR 0
/* Definitions for driver INTC */
#define XPAR_XINTC_NUM_INSTANCES 4

/* Definitions for peripheral XPS_INTC_0 */
#define XPAR_XPS_INTC_0_DEVICE_ID 0
#define XPAR_XPS_INTC_0_BASEADDR 0x81800000
#define XPAR_XPS_INTC_0_HIGHADDR 0x8180FFFF
#define XPAR_XPS_INTC_0_KIND_OF_INTR 0xFFFFFFFF


/* Definitions for peripheral XPS_INTC_1 */
#define XPAR_XPS_INTC_1_DEVICE_ID 1
#define XPAR_XPS_INTC_1_BASEADDR 0x81810000
#define XPAR_XPS_INTC_1_HIGHADDR 0x8181FFFF
#define XPAR_XPS_INTC_1_KIND_OF_INTR 0xFFFFFFFF


/* Definitions for peripheral XPS_INTC_2 */
#define XPAR_XPS_INTC_2_DEVICE_ID 2
#define XPAR_XPS_INTC_2_BASEADDR 0x81820000
#define XPAR_XPS_INTC_2_HIGHADDR 0x8182FFFF
#define XPAR_XPS_INTC_2_KIND_OF_INTR 0xFFFFFFFF


/* Definitions for peripheral XPS_INTC_3 */
#define XPAR_XPS_INTC_3_DEVICE_ID 3
#define XPAR_XPS_INTC_3_BASEADDR 0x81830000
#define XPAR_XPS_INTC_3_HIGHADDR 0x8183FFFF
#define XPAR_XPS_INTC_3_KIND_OF_INTR 0xFFFFFFFF


/******************************************************************/

#define XPAR_XPS_TIMER_0_INTERRUPT_MASK 0X000001
#define XPAR_XPS_INTC_0_XPS_TIMER_0_INTERRUPT_INTR 0

/******************************************************************/

#define XPAR_XPS_TIMER_1_INTERRUPT_MASK 0X000001
#define XPAR_XPS_INTC_1_XPS_TIMER_1_INTERRUPT_INTR 0

/******************************************************************/

#define XPAR_XPS_TIMER_2_INTERRUPT_MASK 0X000001
#define XPAR_XPS_INTC_2_XPS_TIMER_2_INTERRUPT_INTR 0

/******************************************************************/

#define XPAR_XPS_TIMER_3_INTERRUPT_MASK 0X000001
#define XPAR_XPS_INTC_3_XPS_TIMER_3_INTERRUPT_INTR 0

/******************************************************************/

/* Canonical definitions for peripheral XPS_INTC_0 */
#define XPAR_INTC_0_DEVICE_ID XPAR_XPS_INTC_0_DEVICE_ID
#define XPAR_INTC_0_BASEADDR 0x81800000
#define XPAR_INTC_0_HIGHADDR 0x8180FFFF
#define XPAR_INTC_0_KIND_OF_INTR 0xFFFFFFFF

/* Canonical definitions for peripheral XPS_INTC_1 */
#define XPAR_INTC_1_DEVICE_ID XPAR_XPS_INTC_1_DEVICE_ID
#define XPAR_INTC_1_BASEADDR 0x81810000
#define XPAR_INTC_1_HIGHADDR 0x8181FFFF
#define XPAR_INTC_1_KIND_OF_INTR 0xFFFFFFFF

/* Canonical definitions for peripheral XPS_INTC_2 */
#define XPAR_INTC_2_DEVICE_ID XPAR_XPS_INTC_2_DEVICE_ID
#define XPAR_INTC_2_BASEADDR 0x81820000
#define XPAR_INTC_2_HIGHADDR 0x8182FFFF
#define XPAR_INTC_2_KIND_OF_INTR 0xFFFFFFFF

/* Canonical definitions for peripheral XPS_INTC_3 */
#define XPAR_INTC_3_DEVICE_ID XPAR_XPS_INTC_3_DEVICE_ID
#define XPAR_INTC_3_BASEADDR 0x81830000
#define XPAR_INTC_3_HIGHADDR 0x8183FFFF
#define XPAR_INTC_3_KIND_OF_INTR 0xFFFFFFFF

#define XPAR_INTC_0_TMRCTR_0_VEC_ID XPAR_XPS_INTC_0_XPS_TIMER_0_INTERRUPT_INTR
#define XPAR_INTC_1_TMRCTR_1_VEC_ID XPAR_XPS_INTC_1_XPS_TIMER_1_INTERRUPT_INTR
#define XPAR_INTC_2_TMRCTR_2_VEC_ID XPAR_XPS_INTC_2_XPS_TIMER_2_INTERRUPT_INTR
#define XPAR_INTC_3_TMRCTR_3_VEC_ID XPAR_XPS_INTC_3_XPS_TIMER_3_INTERRUPT_INTR

/******************************************************************/

/* Definitions for driver TMRCTR */
#define XPAR_XTMRCTR_NUM_INSTANCES 4

/* Definitions for peripheral XPS_TIMER_0 */
#define XPAR_XPS_TIMER_0_DEVICE_ID 0
#define XPAR_XPS_TIMER_0_BASEADDR 0x83C00000
#define XPAR_XPS_TIMER_0_HIGHADDR 0x83C0FFFF
#define XPAR_XPS_TIMER_0_CLOCK_FREQ_HZ 83333333


/* Definitions for peripheral XPS_TIMER_1 */
#define XPAR_XPS_TIMER_1_DEVICE_ID 1
#define XPAR_XPS_TIMER_1_BASEADDR 0x83C10000
#define XPAR_XPS_TIMER_1_HIGHADDR 0x83C1FFFF
#define XPAR_XPS_TIMER_1_CLOCK_FREQ_HZ 83333333


/* Definitions for peripheral XPS_TIMER_2 */
#define XPAR_XPS_TIMER_2_DEVICE_ID 2
#define XPAR_XPS_TIMER_2_BASEADDR 0x83C20000
#define XPAR_XPS_TIMER_2_HIGHADDR 0x83C2FFFF
#define XPAR_XPS_TIMER_2_CLOCK_FREQ_HZ 83333333


/* Definitions for peripheral XPS_TIMER_3 */
#define XPAR_XPS_TIMER_3_DEVICE_ID 3
#define XPAR_XPS_TIMER_3_BASEADDR 0x83C30000
#define XPAR_XPS_TIMER_3_HIGHADDR 0x83C3FFFF
#define XPAR_XPS_TIMER_3_CLOCK_FREQ_HZ 83333333


/******************************************************************/

/* Canonical definitions for peripheral XPS_TIMER_0 */
#define XPAR_TMRCTR_0_DEVICE_ID XPAR_XPS_TIMER_0_DEVICE_ID
#define XPAR_TMRCTR_0_BASEADDR 0x83C00000
#define XPAR_TMRCTR_0_HIGHADDR 0x83C0FFFF
#define XPAR_TMRCTR_0_CLOCK_FREQ_HZ XPAR_XPS_TIMER_0_CLOCK_FREQ_HZ
/* Canonical definitions for peripheral XPS_TIMER_1 */
#define XPAR_TMRCTR_1_DEVICE_ID XPAR_XPS_TIMER_1_DEVICE_ID
#define XPAR_TMRCTR_1_BASEADDR 0x83C10000
#define XPAR_TMRCTR_1_HIGHADDR 0x83C1FFFF
#define XPAR_TMRCTR_1_CLOCK_FREQ_HZ XPAR_XPS_TIMER_1_CLOCK_FREQ_HZ
/* Canonical definitions for peripheral XPS_TIMER_2 */
#define XPAR_TMRCTR_2_DEVICE_ID XPAR_XPS_TIMER_2_DEVICE_ID
#define XPAR_TMRCTR_2_BASEADDR 0x83C20000
#define XPAR_TMRCTR_2_HIGHADDR 0x83C2FFFF
#define XPAR_TMRCTR_2_CLOCK_FREQ_HZ XPAR_XPS_TIMER_2_CLOCK_FREQ_HZ
/* Canonical definitions for peripheral XPS_TIMER_3 */
#define XPAR_TMRCTR_3_DEVICE_ID XPAR_XPS_TIMER_3_DEVICE_ID
#define XPAR_TMRCTR_3_BASEADDR 0x83C30000
#define XPAR_TMRCTR_3_HIGHADDR 0x83C3FFFF
#define XPAR_TMRCTR_3_CLOCK_FREQ_HZ XPAR_XPS_TIMER_3_CLOCK_FREQ_HZ

/******************************************************************/

/* Definitions for bus frequencies */
#define XPAR_CPU_DPLB_FREQ_HZ 83333333
#define XPAR_CPU_IPLB_FREQ_HZ 83333333
/******************************************************************/

/* Canonical definitions for bus frequencies */
#define XPAR_PROC_BUS_0_FREQ_HZ 83333333
/******************************************************************/

#define XPAR_CPU_CORE_CLOCK_FREQ_HZ 83333333
#define XPAR_MICROBLAZE_CORE_CLOCK_FREQ_HZ 83333333

/******************************************************************/


/* Definitions for peripheral MICROBLAZE_2 */
#define XPAR_MICROBLAZE_2_SCO 0
#define XPAR_MICROBLAZE_2_FREQ 83333333
#define XPAR_MICROBLAZE_2_DATA_SIZE 32
#define XPAR_MICROBLAZE_2_DYNAMIC_BUS_SIZING 1
#define XPAR_MICROBLAZE_2_AVOID_PRIMITIVES 0
#define XPAR_MICROBLAZE_2_FAULT_TOLERANT 0
#define XPAR_MICROBLAZE_2_ECC_USE_CE_EXCEPTION 0
#define XPAR_MICROBLAZE_2_LOCKSTEP_SLAVE 0
#define XPAR_MICROBLAZE_2_ENDIANNESS 0
#define XPAR_MICROBLAZE_2_AREA_OPTIMIZED 0
#define XPAR_MICROBLAZE_2_OPTIMIZATION 0
#define XPAR_MICROBLAZE_2_INTERCONNECT 1
#define XPAR_MICROBLAZE_2_STREAM_INTERCONNECT 0
#define XPAR_MICROBLAZE_2_DPLB_DWIDTH 32
#define XPAR_MICROBLAZE_2_DPLB_NATIVE_DWIDTH 32
#define XPAR_MICROBLAZE_2_DPLB_BURST_EN 0
#define XPAR_MICROBLAZE_2_DPLB_P2P 0
#define XPAR_MICROBLAZE_2_IPLB_DWIDTH 32
#define XPAR_MICROBLAZE_2_IPLB_NATIVE_DWIDTH 32
#define XPAR_MICROBLAZE_2_IPLB_BURST_EN 0
#define XPAR_MICROBLAZE_2_IPLB_P2P 0
#define XPAR_MICROBLAZE_2_M_AXI_DP_SUPPORTS_THREADS 0
#define XPAR_MICROBLAZE_2_M_AXI_DP_THREAD_ID_WIDTH 1
#define XPAR_MICROBLAZE_2_M_AXI_DP_SUPPORTS_READ 1
#define XPAR_MICROBLAZE_2_M_AXI_DP_SUPPORTS_WRITE 1
#define XPAR_MICROBLAZE_2_M_AXI_DP_SUPPORTS_NARROW_BURST 0
#define XPAR_MICROBLAZE_2_M_AXI_DP_DATA_WIDTH 32
#define XPAR_MICROBLAZE_2_M_AXI_DP_ADDR_WIDTH 32
#define XPAR_MICROBLAZE_2_M_AXI_DP_PROTOCOL AXI4LITE
#define XPAR_MICROBLAZE_2_M_AXI_DP_EXCLUSIVE_ACCESS 0
#define XPAR_MICROBLAZE_2_INTERCONNECT_M_AXI_DP_READ_ISSUING 1
#define XPAR_MICROBLAZE_2_INTERCONNECT_M_AXI_DP_WRITE_ISSUING 1
#define XPAR_MICROBLAZE_2_M_AXI_IP_SUPPORTS_THREADS 0
#define XPAR_MICROBLAZE_2_M_AXI_IP_THREAD_ID_WIDTH 1
#define XPAR_MICROBLAZE_2_M_AXI_IP_SUPPORTS_READ 1
#define XPAR_MICROBLAZE_2_M_AXI_IP_SUPPORTS_WRITE 0
#define XPAR_MICROBLAZE_2_M_AXI_IP_SUPPORTS_NARROW_BURST 0
#define XPAR_MICROBLAZE_2_M_AXI_IP_DATA_WIDTH 32
#define XPAR_MICROBLAZE_2_M_AXI_IP_ADDR_WIDTH 32
#define XPAR_MICROBLAZE_2_M_AXI_IP_PROTOCOL AXI4LITE
#define XPAR_MICROBLAZE_2_INTERCONNECT_M_AXI_IP_READ_ISSUING 1
#define XPAR_MICROBLAZE_2_D_AXI 0
#define XPAR_MICROBLAZE_2_D_PLB 1
#define XPAR_MICROBLAZE_2_D_LMB 1
#define XPAR_MICROBLAZE_2_I_AXI 0
#define XPAR_MICROBLAZE_2_I_PLB 1
#define XPAR_MICROBLAZE_2_I_LMB 1
#define XPAR_MICROBLAZE_2_USE_MSR_INSTR 1
#define XPAR_MICROBLAZE_2_USE_PCMP_INSTR 1
#define XPAR_MICROBLAZE_2_USE_BARREL 1
#define XPAR_MICROBLAZE_2_USE_DIV 1
#define XPAR_MICROBLAZE_2_USE_HW_MUL 1
#define XPAR_MICROBLAZE_2_USE_FPU 0
#define XPAR_MICROBLAZE_2_UNALIGNED_EXCEPTIONS 0
#define XPAR_MICROBLAZE_2_ILL_OPCODE_EXCEPTION 0
#define XPAR_MICROBLAZE_2_M_AXI_I_BUS_EXCEPTION 0
#define XPAR_MICROBLAZE_2_M_AXI_D_BUS_EXCEPTION 0
#define XPAR_MICROBLAZE_2_IPLB_BUS_EXCEPTION 0
#define XPAR_MICROBLAZE_2_DPLB_BUS_EXCEPTION 0
#define XPAR_MICROBLAZE_2_DIV_ZERO_EXCEPTION 0
#define XPAR_MICROBLAZE_2_FPU_EXCEPTION 0
#define XPAR_MICROBLAZE_2_FSL_EXCEPTION 0
#define XPAR_MICROBLAZE_2_USE_STACK_PROTECTION 0
#define XPAR_MICROBLAZE_2_PVR 1
#define XPAR_MICROBLAZE_2_PVR_USER1 0x02
#define XPAR_MICROBLAZE_2_PVR_USER2 0x00000000
#define XPAR_MICROBLAZE_2_DEBUG_ENABLED 1
#define XPAR_MICROBLAZE_2_NUMBER_OF_PC_BRK 1
#define XPAR_MICROBLAZE_2_NUMBER_OF_RD_ADDR_BRK 0
#define XPAR_MICROBLAZE_2_NUMBER_OF_WR_ADDR_BRK 0
#define XPAR_MICROBLAZE_2_INTERRUPT_IS_EDGE 0
#define XPAR_MICROBLAZE_2_EDGE_IS_POSITIVE 1
#define XPAR_MICROBLAZE_2_RESET_MSR 0x00000000
#define XPAR_MICROBLAZE_2_OPCODE_0X0_ILLEGAL 0
#define XPAR_MICROBLAZE_2_FSL_LINKS 3
#define XPAR_MICROBLAZE_2_FSL_DATA_SIZE 32
#define XPAR_MICROBLAZE_2_USE_EXTENDED_FSL_INSTR 1
#define XPAR_MICROBLAZE_2_M0_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_2_S0_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_2_M1_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_2_S1_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_2_M2_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_2_S2_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_2_M3_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_2_S3_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_2_M4_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_2_S4_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_2_M5_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_2_S5_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_2_M6_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_2_S6_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_2_M7_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_2_S7_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_2_M8_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_2_S8_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_2_M9_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_2_S9_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_2_M10_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_2_S10_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_2_M11_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_2_S11_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_2_M12_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_2_S12_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_2_M13_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_2_S13_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_2_M14_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_2_S14_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_2_M15_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_2_S15_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_2_M0_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_2_S0_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_2_M1_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_2_S1_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_2_M2_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_2_S2_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_2_M3_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_2_S3_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_2_M4_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_2_S4_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_2_M5_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_2_S5_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_2_M6_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_2_S6_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_2_M7_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_2_S7_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_2_M8_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_2_S8_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_2_M9_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_2_S9_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_2_M10_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_2_S10_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_2_M11_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_2_S11_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_2_M12_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_2_S12_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_2_M13_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_2_S13_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_2_M14_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_2_S14_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_2_M15_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_2_S15_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_2_ICACHE_BASEADDR 0x90000000
#define XPAR_MICROBLAZE_2_ICACHE_HIGHADDR 0x9FFFFFFF
#define XPAR_MICROBLAZE_2_USE_ICACHE 1
#define XPAR_MICROBLAZE_2_ALLOW_ICACHE_WR 1
#define XPAR_MICROBLAZE_2_ADDR_TAG_BITS 15
#define XPAR_MICROBLAZE_2_CACHE_BYTE_SIZE 8192
#define XPAR_MICROBLAZE_2_ICACHE_USE_FSL 1
#define XPAR_MICROBLAZE_2_ICACHE_LINE_LEN 4
#define XPAR_MICROBLAZE_2_ICACHE_ALWAYS_USED 1
#define XPAR_MICROBLAZE_2_ICACHE_INTERFACE 0
#define XPAR_MICROBLAZE_2_ICACHE_VICTIMS 0
#define XPAR_MICROBLAZE_2_ICACHE_STREAMS 0
#define XPAR_MICROBLAZE_2_ICACHE_FORCE_TAG_LUTRAM 0
#define XPAR_MICROBLAZE_2_ICACHE_DATA_WIDTH 0
#define XPAR_MICROBLAZE_2_M_AXI_IC_SUPPORTS_THREADS 0
#define XPAR_MICROBLAZE_2_M_AXI_IC_THREAD_ID_WIDTH 1
#define XPAR_MICROBLAZE_2_M_AXI_IC_SUPPORTS_READ 1
#define XPAR_MICROBLAZE_2_M_AXI_IC_SUPPORTS_WRITE 0
#define XPAR_MICROBLAZE_2_M_AXI_IC_SUPPORTS_NARROW_BURST 0
#define XPAR_MICROBLAZE_2_M_AXI_IC_DATA_WIDTH 32
#define XPAR_MICROBLAZE_2_M_AXI_IC_ADDR_WIDTH 32
#define XPAR_MICROBLAZE_2_M_AXI_IC_PROTOCOL AXI4
#define XPAR_MICROBLAZE_2_M_AXI_IC_USER_VALUE 0b11111
#define XPAR_MICROBLAZE_2_M_AXI_IC_SUPPORTS_USER_SIGNALS 1
#define XPAR_MICROBLAZE_2_M_AXI_IC_AWUSER_WIDTH 5
#define XPAR_MICROBLAZE_2_M_AXI_IC_ARUSER_WIDTH 5
#define XPAR_MICROBLAZE_2_M_AXI_IC_WUSER_WIDTH 1
#define XPAR_MICROBLAZE_2_M_AXI_IC_RUSER_WIDTH 1
#define XPAR_MICROBLAZE_2_M_AXI_IC_BUSER_WIDTH 1
#define XPAR_MICROBLAZE_2_INTERCONNECT_M_AXI_IC_READ_ISSUING 2
#define XPAR_MICROBLAZE_2_DCACHE_BASEADDR 0x90000000
#define XPAR_MICROBLAZE_2_DCACHE_HIGHADDR 0x9FFFFFFF
#define XPAR_MICROBLAZE_2_USE_DCACHE 1
#define XPAR_MICROBLAZE_2_ALLOW_DCACHE_WR 1
#define XPAR_MICROBLAZE_2_DCACHE_ADDR_TAG 14
#define XPAR_MICROBLAZE_2_DCACHE_BYTE_SIZE 16384
#define XPAR_MICROBLAZE_2_DCACHE_USE_FSL 1
#define XPAR_MICROBLAZE_2_DCACHE_LINE_LEN 4
#define XPAR_MICROBLAZE_2_DCACHE_ALWAYS_USED 1
#define XPAR_MICROBLAZE_2_DCACHE_INTERFACE 0
#define XPAR_MICROBLAZE_2_DCACHE_USE_WRITEBACK 0
#define XPAR_MICROBLAZE_2_DCACHE_VICTIMS 0
#define XPAR_MICROBLAZE_2_DCACHE_FORCE_TAG_LUTRAM 0
#define XPAR_MICROBLAZE_2_DCACHE_DATA_WIDTH 0
#define XPAR_MICROBLAZE_2_M_AXI_DC_SUPPORTS_THREADS 0
#define XPAR_MICROBLAZE_2_M_AXI_DC_THREAD_ID_WIDTH 1
#define XPAR_MICROBLAZE_2_M_AXI_DC_SUPPORTS_READ 1
#define XPAR_MICROBLAZE_2_M_AXI_DC_SUPPORTS_WRITE 1
#define XPAR_MICROBLAZE_2_M_AXI_DC_SUPPORTS_NARROW_BURST 0
#define XPAR_MICROBLAZE_2_M_AXI_DC_DATA_WIDTH 32
#define XPAR_MICROBLAZE_2_M_AXI_DC_ADDR_WIDTH 32
#define XPAR_MICROBLAZE_2_M_AXI_DC_PROTOCOL AXI4
#define XPAR_MICROBLAZE_2_M_AXI_DC_EXCLUSIVE_ACCESS 0
#define XPAR_MICROBLAZE_2_M_AXI_DC_USER_VALUE 0b11111
#define XPAR_MICROBLAZE_2_M_AXI_DC_SUPPORTS_USER_SIGNALS 1
#define XPAR_MICROBLAZE_2_M_AXI_DC_AWUSER_WIDTH 5
#define XPAR_MICROBLAZE_2_M_AXI_DC_ARUSER_WIDTH 5
#define XPAR_MICROBLAZE_2_M_AXI_DC_WUSER_WIDTH 1
#define XPAR_MICROBLAZE_2_M_AXI_DC_RUSER_WIDTH 1
#define XPAR_MICROBLAZE_2_M_AXI_DC_BUSER_WIDTH 1
#define XPAR_MICROBLAZE_2_INTERCONNECT_M_AXI_DC_READ_ISSUING 2
#define XPAR_MICROBLAZE_2_INTERCONNECT_M_AXI_DC_WRITE_ISSUING 32
#define XPAR_MICROBLAZE_2_USE_MMU 0
#define XPAR_MICROBLAZE_2_MMU_DTLB_SIZE 4
#define XPAR_MICROBLAZE_2_MMU_ITLB_SIZE 2
#define XPAR_MICROBLAZE_2_MMU_TLB_ACCESS 3
#define XPAR_MICROBLAZE_2_MMU_ZONES 16
#define XPAR_MICROBLAZE_2_MMU_PRIVILEGED_INSTR 0
#define XPAR_MICROBLAZE_2_USE_INTERRUPT 1
#define XPAR_MICROBLAZE_2_USE_EXT_BRK 1
#define XPAR_MICROBLAZE_2_USE_EXT_NM_BRK 1
#define XPAR_MICROBLAZE_2_USE_BRANCH_TARGET_CACHE 0
#define XPAR_MICROBLAZE_2_BRANCH_TARGET_CACHE_SIZE 0

/******************************************************************/

#define XPAR_CPU_ID 2
#define XPAR_MICROBLAZE_ID 2
#define XPAR_MICROBLAZE_SCO 0
#define XPAR_MICROBLAZE_FREQ 83333333
#define XPAR_MICROBLAZE_DATA_SIZE 32
#define XPAR_MICROBLAZE_DYNAMIC_BUS_SIZING 1
#define XPAR_MICROBLAZE_AVOID_PRIMITIVES 0
#define XPAR_MICROBLAZE_FAULT_TOLERANT 0
#define XPAR_MICROBLAZE_ECC_USE_CE_EXCEPTION 0
#define XPAR_MICROBLAZE_LOCKSTEP_SLAVE 0
#define XPAR_MICROBLAZE_ENDIANNESS 0
#define XPAR_MICROBLAZE_AREA_OPTIMIZED 0
#define XPAR_MICROBLAZE_OPTIMIZATION 0
#define XPAR_MICROBLAZE_INTERCONNECT 1
#define XPAR_MICROBLAZE_STREAM_INTERCONNECT 0
#define XPAR_MICROBLAZE_DPLB_DWIDTH 32
#define XPAR_MICROBLAZE_DPLB_NATIVE_DWIDTH 32
#define XPAR_MICROBLAZE_DPLB_BURST_EN 0
#define XPAR_MICROBLAZE_DPLB_P2P 0
#define XPAR_MICROBLAZE_IPLB_DWIDTH 32
#define XPAR_MICROBLAZE_IPLB_NATIVE_DWIDTH 32
#define XPAR_MICROBLAZE_IPLB_BURST_EN 0
#define XPAR_MICROBLAZE_IPLB_P2P 0
#define XPAR_MICROBLAZE_M_AXI_DP_SUPPORTS_THREADS 0
#define XPAR_MICROBLAZE_M_AXI_DP_THREAD_ID_WIDTH 1
#define XPAR_MICROBLAZE_M_AXI_DP_SUPPORTS_READ 1
#define XPAR_MICROBLAZE_M_AXI_DP_SUPPORTS_WRITE 1
#define XPAR_MICROBLAZE_M_AXI_DP_SUPPORTS_NARROW_BURST 0
#define XPAR_MICROBLAZE_M_AXI_DP_DATA_WIDTH 32
#define XPAR_MICROBLAZE_M_AXI_DP_ADDR_WIDTH 32
#define XPAR_MICROBLAZE_M_AXI_DP_PROTOCOL AXI4LITE
#define XPAR_MICROBLAZE_M_AXI_DP_EXCLUSIVE_ACCESS 0
#define XPAR_MICROBLAZE_INTERCONNECT_M_AXI_DP_READ_ISSUING 1
#define XPAR_MICROBLAZE_INTERCONNECT_M_AXI_DP_WRITE_ISSUING 1
#define XPAR_MICROBLAZE_M_AXI_IP_SUPPORTS_THREADS 0
#define XPAR_MICROBLAZE_M_AXI_IP_THREAD_ID_WIDTH 1
#define XPAR_MICROBLAZE_M_AXI_IP_SUPPORTS_READ 1
#define XPAR_MICROBLAZE_M_AXI_IP_SUPPORTS_WRITE 0
#define XPAR_MICROBLAZE_M_AXI_IP_SUPPORTS_NARROW_BURST 0
#define XPAR_MICROBLAZE_M_AXI_IP_DATA_WIDTH 32
#define XPAR_MICROBLAZE_M_AXI_IP_ADDR_WIDTH 32
#define XPAR_MICROBLAZE_M_AXI_IP_PROTOCOL AXI4LITE
#define XPAR_MICROBLAZE_INTERCONNECT_M_AXI_IP_READ_ISSUING 1
#define XPAR_MICROBLAZE_D_AXI 0
#define XPAR_MICROBLAZE_D_PLB 1
#define XPAR_MICROBLAZE_D_LMB 1
#define XPAR_MICROBLAZE_I_AXI 0
#define XPAR_MICROBLAZE_I_PLB 1
#define XPAR_MICROBLAZE_I_LMB 1
#define XPAR_MICROBLAZE_USE_MSR_INSTR 1
#define XPAR_MICROBLAZE_USE_PCMP_INSTR 1
#define XPAR_MICROBLAZE_USE_BARREL 1
#define XPAR_MICROBLAZE_USE_DIV 1
#define XPAR_MICROBLAZE_USE_HW_MUL 1
#define XPAR_MICROBLAZE_USE_FPU 0
#define XPAR_MICROBLAZE_UNALIGNED_EXCEPTIONS 0
#define XPAR_MICROBLAZE_ILL_OPCODE_EXCEPTION 0
#define XPAR_MICROBLAZE_M_AXI_I_BUS_EXCEPTION 0
#define XPAR_MICROBLAZE_M_AXI_D_BUS_EXCEPTION 0
#define XPAR_MICROBLAZE_IPLB_BUS_EXCEPTION 0
#define XPAR_MICROBLAZE_DPLB_BUS_EXCEPTION 0
#define XPAR_MICROBLAZE_DIV_ZERO_EXCEPTION 0
#define XPAR_MICROBLAZE_FPU_EXCEPTION 0
#define XPAR_MICROBLAZE_FSL_EXCEPTION 0
#define XPAR_MICROBLAZE_USE_STACK_PROTECTION 0
#define XPAR_MICROBLAZE_PVR 1
#define XPAR_MICROBLAZE_PVR_USER1 0x02
#define XPAR_MICROBLAZE_PVR_USER2 0x00000000
#define XPAR_MICROBLAZE_DEBUG_ENABLED 1
#define XPAR_MICROBLAZE_NUMBER_OF_PC_BRK 1
#define XPAR_MICROBLAZE_NUMBER_OF_RD_ADDR_BRK 0
#define XPAR_MICROBLAZE_NUMBER_OF_WR_ADDR_BRK 0
#define XPAR_MICROBLAZE_INTERRUPT_IS_EDGE 0
#define XPAR_MICROBLAZE_EDGE_IS_POSITIVE 1
#define XPAR_MICROBLAZE_RESET_MSR 0x00000000
#define XPAR_MICROBLAZE_OPCODE_0X0_ILLEGAL 0
#define XPAR_MICROBLAZE_FSL_LINKS 3
#define XPAR_MICROBLAZE_FSL_DATA_SIZE 32
#define XPAR_MICROBLAZE_USE_EXTENDED_FSL_INSTR 1
#define XPAR_MICROBLAZE_M0_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_S0_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_M1_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_S1_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_M2_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_S2_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_M3_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_S3_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_M4_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_S4_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_M5_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_S5_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_M6_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_S6_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_M7_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_S7_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_M8_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_S8_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_M9_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_S9_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_M10_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_S10_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_M11_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_S11_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_M12_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_S12_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_M13_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_S13_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_M14_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_S14_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_M15_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_S15_AXIS_PROTOCOL GENERIC
#define XPAR_MICROBLAZE_M0_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_S0_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_M1_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_S1_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_M2_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_S2_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_M3_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_S3_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_M4_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_S4_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_M5_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_S5_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_M6_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_S6_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_M7_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_S7_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_M8_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_S8_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_M9_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_S9_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_M10_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_S10_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_M11_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_S11_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_M12_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_S12_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_M13_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_S13_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_M14_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_S14_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_M15_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_S15_AXIS_DATA_WIDTH 32
#define XPAR_MICROBLAZE_ICACHE_BASEADDR 0x90000000
#define XPAR_MICROBLAZE_ICACHE_HIGHADDR 0x9FFFFFFF
#define XPAR_MICROBLAZE_USE_ICACHE 1
#define XPAR_MICROBLAZE_ALLOW_ICACHE_WR 1
#define XPAR_MICROBLAZE_ADDR_TAG_BITS 15
#define XPAR_MICROBLAZE_CACHE_BYTE_SIZE 8192
#define XPAR_MICROBLAZE_ICACHE_USE_FSL 1
#define XPAR_MICROBLAZE_ICACHE_LINE_LEN 4
#define XPAR_MICROBLAZE_ICACHE_ALWAYS_USED 1
#define XPAR_MICROBLAZE_ICACHE_INTERFACE 0
#define XPAR_MICROBLAZE_ICACHE_VICTIMS 0
#define XPAR_MICROBLAZE_ICACHE_STREAMS 0
#define XPAR_MICROBLAZE_ICACHE_FORCE_TAG_LUTRAM 0
#define XPAR_MICROBLAZE_ICACHE_DATA_WIDTH 0
#define XPAR_MICROBLAZE_M_AXI_IC_SUPPORTS_THREADS 0
#define XPAR_MICROBLAZE_M_AXI_IC_THREAD_ID_WIDTH 1
#define XPAR_MICROBLAZE_M_AXI_IC_SUPPORTS_READ 1
#define XPAR_MICROBLAZE_M_AXI_IC_SUPPORTS_WRITE 0
#define XPAR_MICROBLAZE_M_AXI_IC_SUPPORTS_NARROW_BURST 0
#define XPAR_MICROBLAZE_M_AXI_IC_DATA_WIDTH 32
#define XPAR_MICROBLAZE_M_AXI_IC_ADDR_WIDTH 32
#define XPAR_MICROBLAZE_M_AXI_IC_PROTOCOL AXI4
#define XPAR_MICROBLAZE_M_AXI_IC_USER_VALUE 0b11111
#define XPAR_MICROBLAZE_M_AXI_IC_SUPPORTS_USER_SIGNALS 1
#define XPAR_MICROBLAZE_M_AXI_IC_AWUSER_WIDTH 5
#define XPAR_MICROBLAZE_M_AXI_IC_ARUSER_WIDTH 5
#define XPAR_MICROBLAZE_M_AXI_IC_WUSER_WIDTH 1
#define XPAR_MICROBLAZE_M_AXI_IC_RUSER_WIDTH 1
#define XPAR_MICROBLAZE_M_AXI_IC_BUSER_WIDTH 1
#define XPAR_MICROBLAZE_INTERCONNECT_M_AXI_IC_READ_ISSUING 2
#define XPAR_MICROBLAZE_DCACHE_BASEADDR 0x90000000
#define XPAR_MICROBLAZE_DCACHE_HIGHADDR 0x9FFFFFFF
#define XPAR_MICROBLAZE_USE_DCACHE 1
#define XPAR_MICROBLAZE_ALLOW_DCACHE_WR 1
#define XPAR_MICROBLAZE_DCACHE_ADDR_TAG 14
#define XPAR_MICROBLAZE_DCACHE_BYTE_SIZE 16384
#define XPAR_MICROBLAZE_DCACHE_USE_FSL 1
#define XPAR_MICROBLAZE_DCACHE_LINE_LEN 4
#define XPAR_MICROBLAZE_DCACHE_ALWAYS_USED 1
#define XPAR_MICROBLAZE_DCACHE_INTERFACE 0
#define XPAR_MICROBLAZE_DCACHE_USE_WRITEBACK 0
#define XPAR_MICROBLAZE_DCACHE_VICTIMS 0
#define XPAR_MICROBLAZE_DCACHE_FORCE_TAG_LUTRAM 0
#define XPAR_MICROBLAZE_DCACHE_DATA_WIDTH 0
#define XPAR_MICROBLAZE_M_AXI_DC_SUPPORTS_THREADS 0
#define XPAR_MICROBLAZE_M_AXI_DC_THREAD_ID_WIDTH 1
#define XPAR_MICROBLAZE_M_AXI_DC_SUPPORTS_READ 1
#define XPAR_MICROBLAZE_M_AXI_DC_SUPPORTS_WRITE 1
#define XPAR_MICROBLAZE_M_AXI_DC_SUPPORTS_NARROW_BURST 0
#define XPAR_MICROBLAZE_M_AXI_DC_DATA_WIDTH 32
#define XPAR_MICROBLAZE_M_AXI_DC_ADDR_WIDTH 32
#define XPAR_MICROBLAZE_M_AXI_DC_PROTOCOL AXI4
#define XPAR_MICROBLAZE_M_AXI_DC_EXCLUSIVE_ACCESS 0
#define XPAR_MICROBLAZE_M_AXI_DC_USER_VALUE 0b11111
#define XPAR_MICROBLAZE_M_AXI_DC_SUPPORTS_USER_SIGNALS 1
#define XPAR_MICROBLAZE_M_AXI_DC_AWUSER_WIDTH 5
#define XPAR_MICROBLAZE_M_AXI_DC_ARUSER_WIDTH 5
#define XPAR_MICROBLAZE_M_AXI_DC_WUSER_WIDTH 1
#define XPAR_MICROBLAZE_M_AXI_DC_RUSER_WIDTH 1
#define XPAR_MICROBLAZE_M_AXI_DC_BUSER_WIDTH 1
#define XPAR_MICROBLAZE_INTERCONNECT_M_AXI_DC_READ_ISSUING 2
#define XPAR_MICROBLAZE_INTERCONNECT_M_AXI_DC_WRITE_ISSUING 32
#define XPAR_MICROBLAZE_USE_MMU 0
#define XPAR_MICROBLAZE_MMU_DTLB_SIZE 4
#define XPAR_MICROBLAZE_MMU_ITLB_SIZE 2
#define XPAR_MICROBLAZE_MMU_TLB_ACCESS 3
#define XPAR_MICROBLAZE_MMU_ZONES 16
#define XPAR_MICROBLAZE_MMU_PRIVILEGED_INSTR 0
#define XPAR_MICROBLAZE_USE_INTERRUPT 1
#define XPAR_MICROBLAZE_USE_EXT_BRK 1
#define XPAR_MICROBLAZE_USE_EXT_NM_BRK 1
#define XPAR_MICROBLAZE_USE_BRANCH_TARGET_CACHE 0
#define XPAR_MICROBLAZE_BRANCH_TARGET_CACHE_SIZE 0
#define XPAR_MICROBLAZE_HW_VER "8.20.b"

/******************************************************************/

